Search by job, company or skills

Altera

PCIE Design Validation Engineer

Save
new job description bg glownew job description bg glownew job description bg svg
  • Posted 5 days ago
  • Be among the first 10 applicants
Early Applicant

Job Description

Job Details

Job Description:

  • Job Description 
    • Altera offers a large selection of Alteralectual property IP cores optimized for Altera FPGA devices, all of which are developed for highest performance, lowest cost, ease of use and fastest time to market.
    • The IP Solution Engineering group is responsible for High Speed Protocol IP development, which includes participating in high-level product specifications, logic(RTL) design and implementation, RTL verification, IP FPGA emulation prototyping and hardware validation using Quartus Development Kit.
    • As an IP Solution Engineer focusing on IP Verification and Validation, you will be responsible for carrying out design validation for Altera next generation IP across the Altera FPGA IP product portfolios.
    • The charter of IP Solution verification and validation team is to verify and validate the IP solution for robust functionality from functional simulation, FPGA emulation prototyping, hardware to complex system level environment.
    • The verification and validation areas encompass IP protocols eg. interconnect serial protocol, ethernet base protocol and wireless communication IPs.
    • Your specific responsibilities and career experience may include but are not limited to the following: 


  • Create comprehensive verification and validation plan based on FPGA IP architecture specifications and carry out all the IP validation tasks. The plan encompasses functional, system level and hardware verification and validation perspectives. 
  • Developing IP, subsystem or system level testbench, create tests, and necessary coverage goals based on specification to verify the implementation. 
  • Review verification and validation results against the coverage goals. Writing, analyzing and achieving coverage metrics with failures debugging as well as bug filling and closure. 
  • Work with cross functional teams, prepare and support IP functional validation tests for IP bring-up on actual FPGA development kits using Quartus. 
  • Build IP FPGA emulation prototypes, creating and establishing IP subsystem (solution) validation coverage strategy and standardized framework, drive system test design implementation and overall IP system validation on HW, maximize FPGA hardware capability to bring substantial improvement to IP quality and usability for Altera FPGA IP product portfolios. 
  • Developing verification and validation tools and flows, as needed. 
  • Interfacing with 3rd party vendors for latest industry tool and methodology or VIP exposure and evaluation. 
  • Participate in IP roadmap planning with product marketing as well as support interface to IP customer support team. 
  • Apply advanced techniques to achieve verification and validation with the highest quality, productivity, and time to market. 
  • Provide practical, innovative solutions to complex problems. 
  • Participating in technical paper writing and publication. 

Qualifications

Skills and qualification of our IP Solution Verification and Validation Engineer are as follow: 

  • Bachelor degree in Electrical, Electronics, Computer Engineering or equivalent. 
  • Experienced in FPGA, custom IC or ASIC design and verification, demonstrated excellence in any of the product development areas from architecture, design, validation to product. 
  • Experienced using advanced system design and validation methodologies and technologies such as FPGA prototyping, emulation, simulation and co emulation. 
  • Experienced using advanced verification methodologies such as UVM, OVM, VMM, System Verilog, constrained random verification, assertion based verification, and functional coverage techniques is a strong plus. 
  • Experienced creating and executing validation plans. 
  • Experience of leading a verification or validation team is a strong plus. 
  • Familiarity or experience in RTL design with Verilog and VHDL is a strong plus. 
  • Familiarity or experience in embedded SW and HW design is a strong plus. 
  • Knowledge of PCIe is a strong plus. 
  • Familiarity with Python, Perl, TCL and shell scripts is a plus. 
  • Familiarity with Altera Quartus or Xilinx Vivado is a plus. 
  • Highly motivated to learn and adapt to fast changing technologies and environments. 
  • Exceptional analytical, problem solving and communication skills, initiative, promote innovation and teamwork. 
  • Self motivated and ability to excel in a team environment. 
  • Demonstrates fundamental values such as accountability, integrity and a winning mindset. 

Job Type

Regular

Shift

Shift 1 (Malaysia)

Primary Location:

Penang 15, Penang, Malaysia

Additional Locations:

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

More Info

Job Type:
Function:
Employment Type:

About Company

Job ID: 146125251

Similar Jobs